PHV ALLOCATION SUCCESSFUL PHV Allocation +-----------+-------+-----------------+--------------------------------------------------------+ |Container |Gress |Container Slice |Field Slice | +-----------+-------+-----------------+--------------------------------------------------------+ |B0 |I | |ingress::$tmp6 | | | | | | |MB0 |I |[0] |ingress::hdr.inner_ipv4.ttl[0] | | | |[7:1] |ingress::hdr.inner_ipv4.ttl[7:1] | | | |[0] |ingress::hdr.inner_ipv6.hop_limit[0] | | | |[7:1] |ingress::hdr.inner_ipv6.hop_limit[7:1] | | | | | | |DB0 |I | |ingress::hdr.inner_ipv6.src_addr[23:16] ARA | | | | | | |B1 |I |[0] |ingress::hdr.udp.checksum.$deparse_original_csum | | | |[1] |ingress::hdr.udp.checksum.$deparse_updated_csum_0 | | | |[2] |ingress::hdr.udp.checksum.$deparse_updated_csum_1 | | | |[3] |ingress::hdr.udp.checksum.$deparse_updated_csum_2 | | | |[4] |ingress::hdr.udp.checksum.$deparse_updated_csum_3 | | | |[5] |ingress::hdr.icmp.hdr_checksum.$deparse_original_csum | | | |[6] |ingress::hdr.icmp.hdr_checksum.$deparse_updated_csum_0 | | | |[7] |ingress::meta.service_routed | | | | | | |MB1 |I |[3:0] |ingress::ig_intr_md_for_dprsr.mirror_type | | | | | | |... | | | | | | | | | |B2 |I |[0] |ingress::hdr.ipv4.ttl[0] | | | |[7:1] |ingress::hdr.ipv4.ttl[7:1] | | | |[0] |ingress::hdr.ipv6.hop_limit[0] | | | |[7:1] |ingress::hdr.ipv6.hop_limit[7:1] | | | | | | |MB2 |I | |ingress::hdr.inner_ipv4.protocol | | | | |ingress::hdr.inner_ipv6.next_hdr | | | | | | |... | | | | | | | | | |B3 |I |[0] |ingress::meta.bridge_hdr.is_mcast_routed | | | |[1] |ingress::meta.bridge_hdr.nat_egress_hit | | | |[6:2] |ingress::meta.bridge_hdr.reserved | | | |[7] |ingress::meta.bridge_hdr.__pad_0 | | | |[7] |ingress::meta.nat_egress_hit | | | |[1] |ingress::meta.uplink_ingress | | | | | | |MB3 |I | |ingress::hdr.ipv4.protocol | | | | |ingress::hdr.ipv6.next_hdr | | | | | | |... | | | | | | | | | |B4 |E |[0] |egress::eg_intr_md_for_dprsr.mirror_io_select.$valid | | | |[1] |egress::eg_intr_md.egress_port.$valid | | | |[2] |egress::eg_intr_md_for_dprsr.drop_ctl.$valid | | | |[3] |egress::hdr.ethernet.$valid | | | |[4] |egress::hdr.vlan.$valid | | | |[5] |egress::hdr.ipv4.$valid | | | |[6] |egress::hdr.udp.$valid | | | |[7] |egress::hdr.geneve.$valid | | | | | | |B5 |I |[0] |ingress::meta.route_ttl_is_1[0] | | | |[7:1] |ingress::meta.route_ttl_is_1[7:1] | | | | |ingress::meta.nat_ingress_tgt[23:16] | | | | | | |B6 |I | |ingress::meta.drop_reason | | | | | | |... | | | | | | | | | |B8 |I | |ingress::hdr.inner_ipv6.dst_addr[23:16] | | | |[4:0] |ingress::hdr.inner_ipv4.frag_offset[12:8] | | | |[7:5] |ingress::hdr.inner_ipv4.flags | | | | | | |B9 |I | |ingress::hdr.inner_ipv6.src_addr[23:16] | | | | |ingress::hdr.inner_ipv6.src_addr[23:16] ARA | | | |[0] |ingress::l3_router_fwd.is_hit ARA | | | | | | |B10 |I | |ingress::hdr.ipv6.dst_addr[23:16] | | | |[4:0] |ingress::hdr.ipv4.frag_offset[12:8] | | | |[7:5] |ingress::hdr.ipv4.flags | | | | | | |B11 |I | |ingress::hdr.ipv6.src_addr[23:16] | | | | | | |MB4 |E |[2:0] |egress::eg_intr_md_for_dprsr.drop_ctl | | | | | | |... | | | | | | | | | |MB5 |E |[0] |egress::eg_intr_md_for_dprsr.mirror_io_select | | | | | | |... | | | | | | | | | |B12 |E | |egress::meta.drop_reason | | | | | | |... | | | | | | | | | |MB8 |I | |ingress::hdr.ethernet.src_mac[7:0] | | | | | | |... | | | | | | | | | |MB9 |I | |ingress::hdr.inner_ipv6.dst_addr[31:24] | | | | |ingress::hdr.inner_ipv4.frag_offset[7:0] | | | | | | |... | | | | | | | | | |MB10 |I | |ingress::hdr.inner_ipv6.src_addr[31:24] | | | | | | |... | | | | | | | | | |MB11 |I | |ingress::hdr.ipv6.src_addr[31:24] | | | | |ingress::hdr.ipv4.frag_offset[7:0] | | | | | | |... | | | | | | | | | |B24 |I | |ingress::hdr.ipv6.dst_addr[31:24] | | | | | | |B25 |I | |ingress::meta.nat_ingress_csum[15:8] | | | | | | |... | | | | | | | | | |B28 |I | |ingress::meta.nat_ingress_tgt[31:24] | | | | | | |... | | | | | | | | | |MB12 |E |[0] |egress::is_link_local_ipv6_mcast_0 | | | | | | |... | | | | | | | | | |H0 |I | |ingress::meta.icmp_csum | | | | | | |MH0 |E |[0] |egress::hdr.inner_eth.$valid | | | |[1] |egress::hdr.inner_ipv4.$valid | | | |[2] |egress::hdr.inner_tcp.$valid | | | |[3] |egress::hdr.inner_udp.$valid | | | |[4] |egress::hdr.inner_ipv6.$valid | | | |[5] |egress::hdr.geneve_opts.oxg_ext_tag.$valid | | | |[6] |egress::hdr.geneve_opts.oxg_mcast_tag.$valid | | | |[7] |egress::hdr.geneve_opts.oxg_mcast.$valid | | | |[8] |egress::hdr.geneve_opts.oxg_mss_tag.$valid | | | |[9] |egress::hdr.geneve_opts.oxg_mss.$valid | | | |[10] |egress::hdr.ipv6.$valid | | | | | | |... | | | | | | | | | |H1 |I | |ingress::meta.body_checksum | | | | | | |MH1 |I |[7:0] |ingress::l3_router_fwd.slot[7:0] | | | |[15:8] |ingress::l3_router_fwd.slot[15:8] | | | | | | |... | | | | | | | | | |H2 |I | |ingress::hdr.inner_ipv4.total_len | | | | |ingress::hdr.inner_ipv6.payload_len | | | | | | |MH2 |I |[8:0] |ingress::ig_intr_md.ingress_port | | | | | | |... | | | | | | | | | |H3 |I | |ingress::hdr.ipv4.total_len | | | | |ingress::hdr.ipv6.payload_len | | | | | | |MH3 |E |[8:0] |egress::eg_intr_md.egress_port | | | | | | |... | | | | | | | | | |H4 |I |[0] |ingress::meta.ipv4_checksum_err | | | |[3:1] |ingress::ig_intr_md_for_dprsr.drop_ctl | | | |[13:4] |ingress::meta.pkt_type | | | |[14] |ingress::meta.dropped | | | |[15] |ingress::meta.icmp_recalc | | | | | | |H5 |I | |ingress::meta.l4_length | | | | | | |H6 |I | |ingress::hdr.inner_udp.hdr_length | | | | |ingress::hdr.inner_icmp.data[15:0] | | | | |ingress::hdr.icmp.data[15:0] | | | |[7:0] |ingress::hdr.inner_tcp.flags | | | |[11:8] |ingress::hdr.inner_tcp.res | | | |[15:12] |ingress::hdr.inner_tcp.data_offset | | | |[7:0] |ingress::hdr.tcp.flags | | | |[11:8] |ingress::hdr.tcp.res | | | |[15:12] |ingress::hdr.tcp.data_offset | | | | | | |H7 |I | |ingress::hdr.udp.hdr_length | | | | | | |H8 |I |[7:0] |ingress::l3_router_fwd.idx[7:0] | | | |[15:8] |ingress::l3_router_fwd.idx[15:8] | | | | | | |H9 |I |[8:0] |ingress::hdr.sidecar.sc_egress[8:0] | | | |[15:9] |ingress::hdr.sidecar.sc_egress[15:9] | | | | | | |H10 |I |[8:0] |ingress::hdr.sidecar.sc_ingress[8:0] | | | |[15:9] |ingress::hdr.sidecar.sc_ingress[15:9] | | | | | | |H11 |I |[8:0] |ingress::ig_intr_md_for_tm.ucast_egress_port | | | |[9] |ingress::meta.encap_needed | | | |[10] |ingress::meta.resolve_nexthop | | | |[11] |ingress::meta.nexthop_is_v6 | | | | | | |MH4 |I | |ingress::hdr.inner_eth.src_mac[15:0] | | | | | | |DH4 |I | |ingress::hdr.inner_eth.ether_type ARA | | | | | | |MH5 |I | |ingress::hdr.sidecar.sc_ether_type | | | | | | |DH5 |I |[7:0] |ingress::hdr.inner_ipv4.diffserv ARA | | | |[11:8] |ingress::hdr.inner_ipv4.ihl ARA | | | |[15:12] |ingress::hdr.inner_ipv4.version ARA | | | | | | |MH6 |I | |ingress::hdr.ethernet.ether_type | | | | | | |... | | | | | | | | | |MH7 |I | |ingress::hdr.vlan.ether_type | | | | | | |... | | | | | | | | | |H12 |I |[11:0] |ingress::hdr.vlan.vlan_id | | | |[12] |ingress::hdr.vlan.dei | | | |[15:13] |ingress::hdr.vlan.pcp | | | | | | |H13 |I | |ingress::hdr.sidecar.sc_payload[127:112] | | | | | | |H14 |I | |ingress::hdr.sidecar.sc_payload[95:80] | | | | | | |H15 |I |[7:0] |ingress::hdr.ipv4.diffserv | | | |[11:8] |ingress::hdr.ipv4.ihl | | | |[15:12] |ingress::hdr.ipv4.version | | | | | | |H16 |I | |ingress::meta.nexthop[127:112] ARA | | | | |ingress::hdr.inner_eth.ether_type | | | | |ingress::hdr.inner_eth.ether_type ARA | | | | | | |... | | | | | | | | | |H20 |I | |ingress::meta.nexthop[95:80] ARA | | | |[7:0] |ingress::hdr.inner_ipv4.diffserv | | | |[7:0] |ingress::hdr.inner_ipv4.diffserv ARA | | | |[11:8] |ingress::hdr.inner_ipv4.ihl | | | |[11:8] |ingress::hdr.inner_ipv4.ihl ARA | | | |[15:12] |ingress::hdr.inner_ipv4.version | | | |[15:12] |ingress::hdr.inner_ipv4.version ARA | | | | | | |... | | | | | | | | | |MH8 |I | |ingress::hdr.inner_ipv6.dst_addr[15:0] | | | | |ingress::hdr.inner_ipv4.identification | | | | | | |DH8 |I | |ingress::hdr.udp.dst_port ARA | | | | | | |MH9 |I | |ingress::hdr.inner_ipv6.src_addr[15:0] | | | | |ingress::hdr.inner_ipv4.hdr_checksum | | | | | | |DH9 |I | |ingress::hdr.inner_eth.dst_mac[47:32] ARA | | | | | | |MH10 |I | |ingress::hdr.ipv6.src_addr[15:0] | | | | |ingress::hdr.ipv4.identification | | | | | | |... | | | | | | | | | |MH11 |I | |ingress::hdr.inner_icmp.data[31:16] | | | | |ingress::hdr.icmp.data[31:16] | | | | |ingress::hdr.inner_tcp.window | | | | |ingress::hdr.tcp.window | | | | |ingress::hdr.inner_udp.dst_port | | | | | | |... | | | | | | | | | |H24 |I | |ingress::hdr.ipv6.dst_addr[15:0] | | | | |ingress::hdr.ipv4.hdr_checksum | | | | | | |H25 |I | |ingress::hdr.udp.dst_port | | | | |ingress::hdr.udp.dst_port ARA | | | | |ingress::meta.nexthop[79:64] ARA | | | | | | |H26 |I | |ingress::hdr.sidecar.sc_payload[79:64] | | | | | | |H27 |I | |ingress::hdr.inner_eth.dst_mac[47:32] | | | | |ingress::hdr.inner_eth.dst_mac[47:32] ARA | | | |[7:0] |ingress::l3_router_fwd.slots ARA | | | | | | |H28 |I | |ingress::meta.nat_ingress_tgt[15:0] | | | | | | |H29 |I | |ingress::meta.l4_dst_port | | | | | | |H30 |I | |ingress::meta.nat_inner_mac[47:32] | | | | | | |H31 |I | |ingress::meta.l4_src_port | | | | | | |... | | | | | | | | | |MH12 |I | |ingress::hdr.inner_udp.src_port | | | | |ingress::hdr.inner_tcp.urgent_ptr | | | | |ingress::hdr.tcp.urgent_ptr | | | |[7:0] |ingress::hdr.inner_icmp.code | | | |[15:8] |ingress::hdr.inner_icmp.type | | | | |ingress::hdr.icmp.hdr_checksum | | | | | | |DH12 |I | |ingress::hdr.udp.checksum ARA | | | | | | |MH13 |I | |ingress::hdr.udp.src_port | | | | | | |... | | | | | | | | | |MH14 |I | |ingress::hdr.inner_tcp.checksum | | | | |ingress::hdr.tcp.checksum | | | | |ingress::hdr.inner_udp.checksum | | | | |ingress::hdr.inner_icmp.hdr_checksum | | | | | | |... | | | | | | | | | |MH15 |I | |ingress::hdr.ethernet.src_mac[47:32] | | | | | | |... | | | | | | | | | |H36 |I |[7:0] |ingress::hdr.icmp.code | | | |[15:8] |ingress::hdr.icmp.type | | | | | | |H37 |I | |ingress::hdr.udp.checksum | | | | |ingress::hdr.udp.checksum ARA | | | | |ingress::meta.nexthop[111:96] ARA | | | | | | |H38 |I | |ingress::hdr.sidecar.sc_payload[111:96] | | | | | | |... | | | | | | | | | |MH16 |I |[7:0] |ingress::hdr.ethernet.dst_mac[39:32] | | | |[15:8] |ingress::hdr.ethernet.dst_mac[47:40] | | | | | | |... | | | | | | | | | |MH17 |I |[8:0] |ingress::meta.bridge_hdr.ingress_port | | | |[15:9] |ingress::meta.bridge_hdr.__pad_1 | | | | | | |... | | | | | | | | | |MH18 |I |[7:0] |ingress::hdr.sidecar.sc_pad | | | |[15:8] |ingress::hdr.sidecar.sc_code | | | | | | |... | | | | | | | | | |H48 |I |[7:0] |ingress::meta.orig_src_mac[39:32] | | | |[15:8] |ingress::meta.orig_src_mac[47:40] | | | | | | |... | | | | | | | | | |MH20 |E | |egress::hdr.ethernet.src_mac[47:32] | | | | | | |... | | | | | | | | | |W0 |I |[0] |ingress::ig_intr_md_for_dprsr.mirror_type.$valid | | | |[1] |ingress::ig_intr_md_for_tm.ucast_egress_port.$valid | | | |[2] |ingress::ig_intr_md_for_dprsr.drop_ctl.$valid | | | |[3] |ingress::meta.bridge_hdr.$valid | | | |[4] |ingress::hdr.ethernet.$valid | | | |[5] |ingress::hdr.sidecar.$valid | | | |[6] |ingress::hdr.vlan.$valid | | | |[7] |ingress::hdr.ipv4.$valid | | | |[8] |ingress::hdr.icmp.$valid | | | |[9] |ingress::hdr.tcp.$valid | | | |[10] |ingress::hdr.udp.$valid | | | |[11] |ingress::hdr.geneve.$valid | | | |[12] |ingress::hdr.inner_eth.$valid | | | |[13] |ingress::hdr.inner_ipv4.$valid | | | |[14] |ingress::hdr.inner_tcp.$valid | | | |[15] |ingress::hdr.inner_udp.$valid | | | |[16] |ingress::hdr.inner_icmp.$valid | | | |[17] |ingress::hdr.inner_ipv6.$valid | | | |[18] |ingress::hdr.geneve_opts.oxg_ext_tag.$valid | | | |[19] |ingress::hdr.geneve_opts.oxg_mcast_tag.$valid | | | |[20] |ingress::hdr.geneve_opts.oxg_mcast.$valid | | | |[21] |ingress::hdr.geneve_opts.oxg_mss_tag.$valid | | | |[22] |ingress::hdr.geneve_opts.oxg_mss.$valid | | | |[23] |ingress::hdr.ipv6.$valid | | | |[24] |ingress::hdr.arp.$valid | | | |[25] |ingress::meta.is_switch_address | | | |[26] |ingress::meta.is_mcast | | | |[27] |ingress::meta.is_link_local_mcastv6 | | | |[28] |ingress::meta.nat_ingress_hit | | | | | | |MW0 |I | |ingress::hdr.inner_ipv4.dst_addr | | | |[15:0] |ingress::hdr.inner_ipv6.dst_addr[111:96] | | | |[31:16] |ingress::hdr.inner_ipv6.dst_addr[127:112] | | | | | | |DW0 |I | |ingress::hdr.inner_eth.src_mac[47:16] ARA | | | | | | |W1 |I |[4:0] |ingress::hdr.geneve_opts.oxg_ext_tag.opt_len | | | |[7:5] |ingress::hdr.geneve_opts.oxg_ext_tag.reserved | | | |[14:8] |ingress::hdr.geneve_opts.oxg_ext_tag.type | | | |[15] |ingress::hdr.geneve_opts.oxg_ext_tag.crit | | | |[31:16] |ingress::hdr.geneve_opts.oxg_ext_tag.class | | | | | | |MW1 |I | |ingress::hdr.ipv4.dst_addr | | | |[15:0] |ingress::hdr.ipv6.dst_addr[111:96] | | | |[31:16] |ingress::hdr.ipv6.dst_addr[127:112] | | | | | | |DW1 |I | |ingress::hdr.inner_eth.dst_mac[31:0] ARA | | | | | | |W2 |I | |ingress::meta.orig_src_ipv4 | | | |[7:0] |ingress::l3_router_fwd.ecmp_hash | | | | | | |MW2 |I | |ingress::hdr.inner_ipv4.src_addr | | | |[15:0] |ingress::hdr.inner_ipv6.src_addr[111:96] | | | |[31:16] |ingress::hdr.inner_ipv6.src_addr[127:112] | | | | | | |... | | | | | | | | | |W3 |I |[15:0] |ingress::meta.nat_ingress_tgt[111:96] | | | |[31:16] |ingress::meta.nat_ingress_tgt[127:112] | | | |[7:0] |$tmp9 | | | | | | |MW3 |I | |ingress::hdr.ipv4.src_addr | | | |[15:0] |ingress::hdr.ipv6.src_addr[111:96] | | | |[31:16] |ingress::hdr.ipv6.src_addr[127:112] | | | | | | |... | | | | | | | | | |W4 |I |[7:0] |ingress::hdr.geneve.reserved2 | | | |[31:8] |ingress::hdr.geneve.vni | | | | | | |W5 |I | |ingress::hdr.inner_eth.src_mac[47:16] | | | | |ingress::hdr.inner_eth.src_mac[47:16] ARA | | | | |ingress::meta.nexthop[31:0] ARA | | | | | | |W6 |I |[31:8] |ingress::meta.nat_geneve_vni | | | |[7:0] |ingress::meta.nat_ingress_csum[7:0] | | | | | | |W7 |I | |ingress::hdr.inner_eth.dst_mac[31:0] | | | | |ingress::hdr.inner_eth.dst_mac[31:0] ARA | | | | |ingress::meta.nexthop[63:32] ARA | | | | | | |W8 |I | |ingress::meta.nat_inner_mac[31:0] | | | |[7:0] |$tmp10 | | | | | | |W9 |I | |ingress::hdr.sidecar.sc_payload[31:0] | | | | | | |W10 |I | |ingress::hdr.sidecar.sc_payload[63:32] | | | | | | |W11 |E |[17] |egress::meta.bridge_hdr.nat_egress_hit | | | | | | |MW4 |I | |ingress::hdr.inner_ipv6.dst_addr[63:32] | | | | | | |... | | | | | | | | | |MW5 |I | |ingress::hdr.inner_ipv6.src_addr[63:32] | | | | | | |... | | | | | | | | | |MW6 |I | |ingress::hdr.ipv6.src_addr[63:32] | | | | | | |... | | | | | | | | | |MW7 |I |[15:0] |ingress::hdr.inner_tcp.dst_port | | | |[31:16] |ingress::hdr.inner_tcp.src_port | | | |[15:0] |ingress::hdr.tcp.dst_port | | | |[31:16] |ingress::hdr.tcp.src_port | | | | | | |... | | | | | | | | | |W12 |I | |ingress::hdr.ipv6.dst_addr[63:32] | | | | | | |W13 |I |[19:0] |ingress::hdr.inner_ipv6.flow_label | | | |[27:20] |ingress::hdr.inner_ipv6.traffic_class | | | |[31:28] |ingress::hdr.inner_ipv6.version | | | | | | |W14 |I | |ingress::meta.nat_ingress_tgt[63:32] | | | | | | |W15 |I |[19:0] |ingress::hdr.ipv6.flow_label | | | |[27:20] |ingress::hdr.ipv6.traffic_class | | | |[31:28] |ingress::hdr.ipv6.version | | | | | | |W16 |E | |egress::hdr.ipv6.dst_addr[31:0] | | | | | | |W17 |E | |egress::hdr.ipv6.dst_addr[63:32] | | | | | | |W18 |E | |egress::hdr.ipv6.dst_addr[95:64] | | | | | | |W19 |I | |ingress::meta.orig_dst_ipv4 | | | | | | |... | | | | | | | | | |MW8 |I | |ingress::hdr.inner_ipv6.dst_addr[95:64] | | | | | | |... | | | | | | | | | |MW9 |I | |ingress::hdr.inner_ipv6.src_addr[95:64] | | | | | | |... | | | | | | | | | |MW10 |I | |ingress::hdr.ipv6.src_addr[95:64] | | | | | | |... | | | | | | | | | |MW11 |I |[23:0] |ingress::hdr.ethernet.dst_mac[23:0] | | | |[31:24] |ingress::hdr.ethernet.dst_mac[31:24] | | | | | | |... | | | | | | | | | |W24 |I | |ingress::hdr.ipv6.dst_addr[95:64] | | | | | | |W25 |I |[15:0] |ingress::hdr.geneve.protocol | | | |[21:16] |ingress::hdr.geneve.reserved | | | |[22] |ingress::hdr.geneve.crit | | | |[23] |ingress::hdr.geneve.ctrl | | | |[29:24] |ingress::hdr.geneve.opt_len | | | |[31:30] |ingress::hdr.geneve.version | | | | | | |W26 |I | |ingress::meta.nat_ingress_tgt[95:64] | | | | | | |W27 |I |[23:0] |ingress::meta.orig_src_mac[23:0] | | | |[31:24] |ingress::meta.orig_src_mac[31:24] | | | | | | |... | | | | | | | | | |MW12 |I | |ingress::hdr.inner_tcp.ack_no | | | | |ingress::hdr.tcp.ack_no | | | | | | |... | | | | | | | | | |MW13 |I | |ingress::hdr.inner_tcp.seq_no | | | | |ingress::hdr.tcp.seq_no | | | | | | |... | | | | | | | | | |MW14 |E |[15:0] |egress::hdr.ipv6.dst_addr[111:96] | | | |[31:16] |egress::hdr.ipv6.dst_addr[127:112] | | | | | | |... | | | | | | | | | |MW15 |E | |egress::hdr.ethernet.src_mac[31:0] | | | | | | |... | | | | | | | | | +-----------+-------+-----------------+--------------------------------------------------------+ POV Allocation (ingress): +-----------+-----------------+--------------------------------------------------------+ |Container |Container Slice |Field Slice | +-----------+-----------------+--------------------------------------------------------+ |B1 |[0] |ingress::hdr.udp.checksum.$deparse_original_csum | | |[1] |ingress::hdr.udp.checksum.$deparse_updated_csum_0 | | |[2] |ingress::hdr.udp.checksum.$deparse_updated_csum_1 | | |[3] |ingress::hdr.udp.checksum.$deparse_updated_csum_2 | | |[4] |ingress::hdr.udp.checksum.$deparse_updated_csum_3 | | |[5] |ingress::hdr.icmp.hdr_checksum.$deparse_original_csum | | |[6] |ingress::hdr.icmp.hdr_checksum.$deparse_updated_csum_0 | +-----------+-----------------+--------------------------------------------------------+ |W0 |[0] |ingress::ig_intr_md_for_dprsr.mirror_type.$valid | | |[1] |ingress::ig_intr_md_for_tm.ucast_egress_port.$valid | | |[2] |ingress::ig_intr_md_for_dprsr.drop_ctl.$valid | | |[3] |ingress::meta.bridge_hdr.$valid | | |[4] |ingress::hdr.ethernet.$valid | | |[5] |ingress::hdr.sidecar.$valid | | |[6] |ingress::hdr.vlan.$valid | | |[7] |ingress::hdr.ipv4.$valid | | |[8] |ingress::hdr.icmp.$valid | | |[9] |ingress::hdr.tcp.$valid | | |[10] |ingress::hdr.udp.$valid | | |[11] |ingress::hdr.geneve.$valid | | |[12] |ingress::hdr.inner_eth.$valid | | |[13] |ingress::hdr.inner_ipv4.$valid | | |[14] |ingress::hdr.inner_tcp.$valid | | |[15] |ingress::hdr.inner_udp.$valid | | |[16] |ingress::hdr.inner_icmp.$valid | | |[17] |ingress::hdr.inner_ipv6.$valid | | |[18] |ingress::hdr.geneve_opts.oxg_ext_tag.$valid | | |[19] |ingress::hdr.geneve_opts.oxg_mcast_tag.$valid | | |[20] |ingress::hdr.geneve_opts.oxg_mcast.$valid | | |[21] |ingress::hdr.geneve_opts.oxg_mss_tag.$valid | | |[22] |ingress::hdr.geneve_opts.oxg_mss.$valid | | |[23] |ingress::hdr.ipv6.$valid | | |[24] |ingress::hdr.arp.$valid | +-----------+-----------------+--------------------------------------------------------+ | |Total Bits Used |32 / 128 ( 25 %) | | |Pack Density |32 / 40 ( 80 %) | +-----------+-----------------+--------------------------------------------------------+ POV Allocation (egress): +-----------+-----------------+------------------------------------------------------+ |Container |Container Slice |Field Slice | +-----------+-----------------+------------------------------------------------------+ |MH0 |[0] |egress::hdr.inner_eth.$valid | | |[1] |egress::hdr.inner_ipv4.$valid | | |[2] |egress::hdr.inner_tcp.$valid | | |[3] |egress::hdr.inner_udp.$valid | | |[4] |egress::hdr.inner_ipv6.$valid | | |[5] |egress::hdr.geneve_opts.oxg_ext_tag.$valid | | |[6] |egress::hdr.geneve_opts.oxg_mcast_tag.$valid | | |[7] |egress::hdr.geneve_opts.oxg_mcast.$valid | | |[8] |egress::hdr.geneve_opts.oxg_mss_tag.$valid | | |[9] |egress::hdr.geneve_opts.oxg_mss.$valid | | |[10] |egress::hdr.ipv6.$valid | +-----------+-----------------+------------------------------------------------------+ |B4 |[0] |egress::eg_intr_md_for_dprsr.mirror_io_select.$valid | | |[1] |egress::eg_intr_md.egress_port.$valid | | |[2] |egress::eg_intr_md_for_dprsr.drop_ctl.$valid | | |[3] |egress::hdr.ethernet.$valid | | |[4] |egress::hdr.vlan.$valid | | |[5] |egress::hdr.ipv4.$valid | | |[6] |egress::hdr.udp.$valid | | |[7] |egress::hdr.geneve.$valid | +-----------+-----------------+------------------------------------------------------+ | |Total Bits Used |19 / 128 ( 14.8 %) | | |Pack Density |19 / 24 ( 79.2 %) | +-----------+-----------------+------------------------------------------------------+ +--------------------------------------------------------+------------+-----------+----------------+-----------------+ |Field Slice |Live Range |Container |Container Type |Container Slice | +--------------------------------------------------------+------------+-----------+----------------+-----------------+ |ingress::ig_intr_md_for_dprsr.mirror_type.$valid |[-1r, 14w] |W0 |W |[0] | |ingress::ig_intr_md.ingress_port |[-1r, 14w] |MH2 |MH |[8:0] | |ingress::meta.dropped |[-1r, 14w] |H4 |H |[14] | |ingress::meta.ipv4_checksum_err |[-1r, 14w] |H4 |H |[0] | |ingress::meta.is_switch_address |[-1r, 14w] |W0 |W |[25] | |ingress::meta.is_mcast |[-1r, 14w] |W0 |W |[26] | |ingress::meta.is_link_local_mcastv6 |[-1r, 14w] |W0 |W |[27] | |ingress::meta.service_routed |[-1r, 14w] |B1 |B |[7] | |ingress::meta.nat_egress_hit |[-1r, 14w] |B3 |B |[7] | |ingress::meta.nat_ingress_hit |[-1r, 14w] |W0 |W |[28] | |ingress::meta.uplink_ingress |[-1r, 14w] |B3 |B |[1] | |ingress::meta.encap_needed |[-1r, 14w] |H11 |H |[9] | |ingress::meta.resolve_nexthop |[-1r, 14w] |H11 |H |[10] | |ingress::meta.route_ttl_is_1[0] |[-1r, 14w] |B5 |B |[0] | |ingress::meta.route_ttl_is_1[7:1] |[-1r, 14w] |B5 |B |[7:1] | |ingress::meta.nexthop_is_v6 |[-1r, 14w] |H11 |H |[11] | |ingress::meta.nexthop[127:112] |[6w, 12r] |H16 |H | | |ingress::meta.nexthop[95:80] |[6w, 12r] |H20 |H | | |ingress::meta.nexthop[79:64] |[7w, 12r] |H25 |H | | |ingress::meta.nexthop[111:96] |[7w, 12r] |H37 |H | | |ingress::meta.nexthop[31:0] |[5w, 12r] |W5 |W | | |ingress::meta.nexthop[63:32] |[5w, 12r] |W7 |W | | |ingress::meta.pkt_type |[-1r, 14w] |H4 |H |[13:4] | |ingress::meta.drop_reason |[-1r, 14w] |B6 |B | | |ingress::meta.l4_src_port |[-1r, 14w] |H31 |H | | |ingress::meta.l4_dst_port |[-1r, 14w] |H29 |H | | |ingress::meta.nat_ingress_tgt[23:16] |[-1r, 14w] |B5 |B | | |ingress::meta.nat_ingress_tgt[31:24] |[-1r, 14w] |B28 |B | | |ingress::meta.nat_ingress_tgt[15:0] |[-1r, 14w] |H28 |H | | |ingress::meta.nat_ingress_tgt[111:96] |[-1r, 14w] |W3 |W |[15:0] | |ingress::meta.nat_ingress_tgt[127:112] |[-1r, 14w] |W3 |W |[31:16] | |ingress::meta.nat_ingress_tgt[63:32] |[-1r, 14w] |W14 |W | | |ingress::meta.nat_ingress_tgt[95:64] |[-1r, 14w] |W26 |W | | |ingress::meta.nat_inner_mac[47:32] |[-1r, 14w] |H30 |H | | |ingress::meta.nat_inner_mac[31:0] |[-1r, 14w] |W8 |W | | |ingress::meta.nat_geneve_vni |[-1r, 14w] |W6 |W |[31:8] | |ingress::meta.icmp_recalc |[-1r, 14w] |H4 |H |[15] | |ingress::meta.icmp_csum |[-1r, 14w] |H0 |H | | |ingress::meta.body_checksum |[-1r, 14w] |H1 |H | | |ingress::meta.l4_length |[-1r, 14w] |H5 |H | | |ingress::meta.orig_src_mac[39:32] |[-1r, 14w] |H48 |H |[7:0] | |ingress::meta.orig_src_mac[47:40] |[-1r, 14w] |H48 |H |[15:8] | |ingress::meta.orig_src_mac[23:0] |[-1r, 14w] |W27 |W |[23:0] | |ingress::meta.orig_src_mac[31:24] |[-1r, 14w] |W27 |W |[31:24] | |ingress::meta.orig_src_ipv4 |[-1r, 14w] |W2 |W | | |ingress::meta.orig_dst_ipv4 |[-1r, 14w] |W19 |W | | |ingress::meta.bridge_hdr.__pad_0 |[-1r, 14w] |B3 |B |[7] | |ingress::meta.bridge_hdr.reserved |[-1r, 14w] |B3 |B |[6:2] | |ingress::meta.bridge_hdr.nat_egress_hit |[-1r, 14w] |B3 |B |[1] | |ingress::meta.bridge_hdr.is_mcast_routed |[-1r, 14w] |B3 |B |[0] | |ingress::meta.bridge_hdr.__pad_1 |[-1r, 14w] |MH17 |MH |[15:9] | |ingress::meta.bridge_hdr.ingress_port |[-1r, 14w] |MH17 |MH |[8:0] | |ingress::meta.nat_ingress_csum[15:8] |[-1r, 14w] |B25 |B | | |ingress::meta.nat_ingress_csum[7:0] |[-1r, 14w] |W6 |W |[7:0] | |ingress::hdr.ethernet.dst_mac[39:32] |[-1r, 14w] |MH16 |MH |[7:0] | |ingress::hdr.ethernet.dst_mac[47:40] |[-1r, 14w] |MH16 |MH |[15:8] | |ingress::hdr.ethernet.dst_mac[23:0] |[-1r, 14w] |MW11 |MW |[23:0] | |ingress::hdr.ethernet.dst_mac[31:24] |[-1r, 14w] |MW11 |MW |[31:24] | |ingress::hdr.ethernet.src_mac[7:0] |[-1r, 14w] |MB8 |MB | | |ingress::hdr.ethernet.src_mac[47:32] |[-1r, 14w] |MH15 |MH | | |ingress::hdr.ethernet.ether_type |[-1r, 14w] |MH6 |MH | | |ingress::hdr.sidecar.sc_code |[-1r, 14w] |MH18 |MH |[15:8] | |ingress::hdr.sidecar.sc_pad |[-1r, 14w] |MH18 |MH |[7:0] | |ingress::hdr.sidecar.sc_ingress[8:0] |[-1r, 14w] |H10 |H |[8:0] | |ingress::hdr.sidecar.sc_ingress[15:9] |[-1r, 14w] |H10 |H |[15:9] | |ingress::hdr.sidecar.sc_egress[8:0] |[-1r, 14w] |H9 |H |[8:0] | |ingress::hdr.sidecar.sc_egress[15:9] |[-1r, 14w] |H9 |H |[15:9] | |ingress::hdr.sidecar.sc_ether_type |[-1r, 14w] |MH5 |MH | | |ingress::hdr.sidecar.sc_payload[127:112] |[-1r, 14w] |H13 |H | | |ingress::hdr.sidecar.sc_payload[95:80] |[-1r, 14w] |H14 |H | | |ingress::hdr.sidecar.sc_payload[79:64] |[-1r, 14w] |H26 |H | | |ingress::hdr.sidecar.sc_payload[111:96] |[-1r, 14w] |H38 |H | | |ingress::hdr.sidecar.sc_payload[31:0] |[-1r, 14w] |W9 |W | | |ingress::hdr.sidecar.sc_payload[63:32] |[-1r, 14w] |W10 |W | | |ingress::hdr.vlan.pcp |[-1r, 14w] |H12 |H |[15:13] | |ingress::hdr.vlan.dei |[-1r, 14w] |H12 |H |[12] | |ingress::hdr.vlan.vlan_id |[-1r, 14w] |H12 |H |[11:0] | |ingress::hdr.vlan.ether_type |[-1r, 14w] |MH7 |MH | | |ingress::hdr.ipv4.version |[-1r, 14w] |H15 |H |[15:12] | |ingress::hdr.ipv4.ihl |[-1r, 14w] |H15 |H |[11:8] | |ingress::hdr.ipv4.diffserv |[-1r, 14w] |H15 |H |[7:0] | |ingress::hdr.ipv4.total_len |[-1r, 14w] |H3 |H | | |ingress::hdr.ipv4.identification |[-1r, 14w] |MH10 |MH | | |ingress::hdr.ipv4.flags |[-1r, 14w] |B10 |B |[7:5] | |ingress::hdr.ipv4.frag_offset[7:0] |[-1r, 14w] |MB11 |MB | | |ingress::hdr.ipv4.frag_offset[12:8] |[-1r, 14w] |B10 |B |[4:0] | |ingress::hdr.ipv4.ttl[0] |[-1r, 14w] |B2 |B |[0] | |ingress::hdr.ipv4.ttl[7:1] |[-1r, 14w] |B2 |B |[7:1] | |ingress::hdr.ipv4.protocol |[-1r, 14w] |MB3 |MB | | |ingress::hdr.ipv4.hdr_checksum |[-1r, 14w] |H24 |H | | |ingress::hdr.ipv4.src_addr |[-1r, 14w] |MW3 |MW | | |ingress::hdr.ipv4.dst_addr |[-1r, 14w] |MW1 |MW | | |ingress::hdr.icmp.type |[-1r, 14w] |H36 |H |[15:8] | |ingress::hdr.icmp.code |[-1r, 14w] |H36 |H |[7:0] | |ingress::hdr.icmp.hdr_checksum |[-1r, 14w] |MH12 |MH | | |ingress::hdr.icmp.data[31:16] |[-1r, 14w] |MH11 |MH | | |ingress::hdr.icmp.data[15:0] |[-1r, 14w] |H6 |H | | |ingress::hdr.tcp.src_port |[-1r, 14w] |MW7 |MW |[31:16] | |ingress::hdr.tcp.dst_port |[-1r, 14w] |MW7 |MW |[15:0] | |ingress::hdr.tcp.seq_no |[-1r, 14w] |MW13 |MW | | |ingress::hdr.tcp.ack_no |[-1r, 14w] |MW12 |MW | | |ingress::hdr.tcp.data_offset |[-1r, 14w] |H6 |H |[15:12] | |ingress::hdr.tcp.res |[-1r, 14w] |H6 |H |[11:8] | |ingress::hdr.tcp.flags |[-1r, 14w] |H6 |H |[7:0] | |ingress::hdr.tcp.window |[-1r, 14w] |MH11 |MH | | |ingress::hdr.tcp.checksum |[-1r, 14w] |MH14 |MH | | |ingress::hdr.tcp.urgent_ptr |[-1r, 14w] |MH12 |MH | | |ingress::hdr.udp.src_port |[-1r, 14w] |MH13 |MH | | |ingress::hdr.udp.dst_port |[7w, 12r] |DH8 |DH | | |ingress::hdr.udp.dst_port |[-1w, 7r] |H25 |H | | |ingress::hdr.udp.dst_port |[12w, 14r] |H25 |H | | |ingress::hdr.udp.hdr_length |[-1r, 14w] |H7 |H | | |ingress::hdr.udp.checksum |[7w, 12r] |DH12 |DH | | |ingress::hdr.udp.checksum |[-1w, 7r] |H37 |H | | |ingress::hdr.udp.checksum |[12w, 14r] |H37 |H | | |ingress::hdr.geneve.version |[-1r, 14w] |W25 |W |[31:30] | |ingress::hdr.geneve.opt_len |[-1r, 14w] |W25 |W |[29:24] | |ingress::hdr.geneve.ctrl |[-1r, 14w] |W25 |W |[23] | |ingress::hdr.geneve.crit |[-1r, 14w] |W25 |W |[22] | |ingress::hdr.geneve.reserved |[-1r, 14w] |W25 |W |[21:16] | |ingress::hdr.geneve.protocol |[-1r, 14w] |W25 |W |[15:0] | |ingress::hdr.geneve.vni |[-1r, 14w] |W4 |W |[31:8] | |ingress::hdr.geneve.reserved2 |[-1r, 14w] |W4 |W |[7:0] | |ingress::hdr.inner_eth.dst_mac[47:32] |[5w, 9r] |DH9 |DH | | |ingress::hdr.inner_eth.dst_mac[31:0] |[5w, 12r] |DW1 |DW | | |ingress::hdr.inner_eth.dst_mac[47:32] |[-1w, 5r] |H27 |H | | |ingress::hdr.inner_eth.dst_mac[47:32] |[9w, 14r] |H27 |H | | |ingress::hdr.inner_eth.dst_mac[31:0] |[-1w, 5r] |W7 |W | | |ingress::hdr.inner_eth.dst_mac[31:0] |[12w, 14r] |W7 |W | | |ingress::hdr.inner_eth.src_mac[47:16] |[5w, 12r] |DW0 |DW | | |ingress::hdr.inner_eth.src_mac[15:0] |[-1r, 14w] |MH4 |MH | | |ingress::hdr.inner_eth.src_mac[47:16] |[-1w, 5r] |W5 |W | | |ingress::hdr.inner_eth.src_mac[47:16] |[12w, 14r] |W5 |W | | |ingress::hdr.inner_eth.ether_type |[6w, 12r] |DH4 |DH | | |ingress::hdr.inner_eth.ether_type |[-1w, 6r] |H16 |H | | |ingress::hdr.inner_eth.ether_type |[12w, 14r] |H16 |H | | |ingress::hdr.inner_ipv4.version |[6w, 12r] |DH5 |DH |[15:12] | |ingress::hdr.inner_ipv4.version |[-1w, 6r] |H20 |H |[15:12] | |ingress::hdr.inner_ipv4.version |[12w, 14r] |H20 |H |[15:12] | |ingress::hdr.inner_ipv4.ihl |[6w, 12r] |DH5 |DH |[11:8] | |ingress::hdr.inner_ipv4.ihl |[-1w, 6r] |H20 |H |[11:8] | |ingress::hdr.inner_ipv4.ihl |[12w, 14r] |H20 |H |[11:8] | |ingress::hdr.inner_ipv4.diffserv |[6w, 12r] |DH5 |DH |[7:0] | |ingress::hdr.inner_ipv4.diffserv |[-1w, 6r] |H20 |H |[7:0] | |ingress::hdr.inner_ipv4.diffserv |[12w, 14r] |H20 |H |[7:0] | |ingress::hdr.inner_ipv4.total_len |[-1r, 14w] |H2 |H | | |ingress::hdr.inner_ipv4.identification |[-1r, 14w] |MH8 |MH | | |ingress::hdr.inner_ipv4.flags |[-1r, 14w] |B8 |B |[7:5] | |ingress::hdr.inner_ipv4.frag_offset[7:0] |[-1r, 14w] |MB9 |MB | | |ingress::hdr.inner_ipv4.frag_offset[12:8] |[-1r, 14w] |B8 |B |[4:0] | |ingress::hdr.inner_ipv4.ttl[0] |[-1r, 14w] |MB0 |MB |[0] | |ingress::hdr.inner_ipv4.ttl[7:1] |[-1r, 14w] |MB0 |MB |[7:1] | |ingress::hdr.inner_ipv4.protocol |[-1r, 14w] |MB2 |MB | | |ingress::hdr.inner_ipv4.hdr_checksum |[-1r, 14w] |MH9 |MH | | |ingress::hdr.inner_ipv4.src_addr |[-1r, 14w] |MW2 |MW | | |ingress::hdr.inner_ipv4.dst_addr |[-1r, 14w] |MW0 |MW | | |ingress::hdr.inner_tcp.src_port |[-1r, 14w] |MW7 |MW |[31:16] | |ingress::hdr.inner_tcp.dst_port |[-1r, 14w] |MW7 |MW |[15:0] | |ingress::hdr.inner_tcp.seq_no |[-1r, 14w] |MW13 |MW | | |ingress::hdr.inner_tcp.ack_no |[-1r, 14w] |MW12 |MW | | |ingress::hdr.inner_tcp.data_offset |[-1r, 14w] |H6 |H |[15:12] | |ingress::hdr.inner_tcp.res |[-1r, 14w] |H6 |H |[11:8] | |ingress::hdr.inner_tcp.flags |[-1r, 14w] |H6 |H |[7:0] | |ingress::hdr.inner_tcp.window |[-1r, 14w] |MH11 |MH | | |ingress::hdr.inner_tcp.checksum |[-1r, 14w] |MH14 |MH | | |ingress::hdr.inner_tcp.urgent_ptr |[-1r, 14w] |MH12 |MH | | |ingress::hdr.inner_udp.src_port |[-1r, 14w] |MH12 |MH | | |ingress::hdr.inner_udp.dst_port |[-1r, 14w] |MH11 |MH | | |ingress::hdr.inner_udp.hdr_length |[-1r, 14w] |H6 |H | | |ingress::hdr.inner_udp.checksum |[-1r, 14w] |MH14 |MH | | |ingress::hdr.inner_icmp.type |[-1r, 14w] |MH12 |MH |[15:8] | |ingress::hdr.inner_icmp.code |[-1r, 14w] |MH12 |MH |[7:0] | |ingress::hdr.inner_icmp.hdr_checksum |[-1r, 14w] |MH14 |MH | | |ingress::hdr.inner_icmp.data[31:16] |[-1r, 14w] |MH11 |MH | | |ingress::hdr.inner_icmp.data[15:0] |[-1r, 14w] |H6 |H | | |ingress::hdr.inner_ipv6.version |[-1r, 14w] |W13 |W |[31:28] | |ingress::hdr.inner_ipv6.traffic_class |[-1r, 14w] |W13 |W |[27:20] | |ingress::hdr.inner_ipv6.flow_label |[-1r, 14w] |W13 |W |[19:0] | |ingress::hdr.inner_ipv6.payload_len |[-1r, 14w] |H2 |H | | |ingress::hdr.inner_ipv6.next_hdr |[-1r, 14w] |MB2 |MB | | |ingress::hdr.inner_ipv6.hop_limit[0] |[-1r, 14w] |MB0 |MB |[0] | |ingress::hdr.inner_ipv6.hop_limit[7:1] |[-1r, 14w] |MB0 |MB |[7:1] | |ingress::hdr.inner_ipv6.src_addr[23:16] |[6w, 8r] |DB0 |DB | | |ingress::hdr.inner_ipv6.src_addr[31:24] |[-1r, 14w] |MB10 |MB | | |ingress::hdr.inner_ipv6.src_addr[15:0] |[-1r, 14w] |MH9 |MH | | |ingress::hdr.inner_ipv6.src_addr[111:96] |[-1r, 14w] |MW2 |MW |[15:0] | |ingress::hdr.inner_ipv6.src_addr[127:112] |[-1r, 14w] |MW2 |MW |[31:16] | |ingress::hdr.inner_ipv6.src_addr[63:32] |[-1r, 14w] |MW5 |MW | | |ingress::hdr.inner_ipv6.src_addr[95:64] |[-1r, 14w] |MW9 |MW | | |ingress::hdr.inner_ipv6.src_addr[23:16] |[-1w, 6r] |B9 |B | | |ingress::hdr.inner_ipv6.src_addr[23:16] |[8w, 14r] |B9 |B | | |ingress::hdr.inner_ipv6.dst_addr[31:24] |[-1r, 14w] |MB9 |MB | | |ingress::hdr.inner_ipv6.dst_addr[15:0] |[-1r, 14w] |MH8 |MH | | |ingress::hdr.inner_ipv6.dst_addr[111:96] |[-1r, 14w] |MW0 |MW |[15:0] | |ingress::hdr.inner_ipv6.dst_addr[127:112] |[-1r, 14w] |MW0 |MW |[31:16] | |ingress::hdr.inner_ipv6.dst_addr[63:32] |[-1r, 14w] |MW4 |MW | | |ingress::hdr.inner_ipv6.dst_addr[95:64] |[-1r, 14w] |MW8 |MW | | |ingress::hdr.inner_ipv6.dst_addr[23:16] |[-1r, 14w] |B8 |B | | |ingress::hdr.geneve_opts.oxg_ext_tag.class |[-1r, 14w] |W1 |W |[31:16] | |ingress::hdr.geneve_opts.oxg_ext_tag.crit |[-1r, 14w] |W1 |W |[15] | |ingress::hdr.geneve_opts.oxg_ext_tag.type |[-1r, 14w] |W1 |W |[14:8] | |ingress::hdr.geneve_opts.oxg_ext_tag.reserved |[-1r, 14w] |W1 |W |[7:5] | |ingress::hdr.geneve_opts.oxg_ext_tag.opt_len |[-1r, 14w] |W1 |W |[4:0] | |ingress::hdr.ipv6.version |[-1r, 14w] |W15 |W |[31:28] | |ingress::hdr.ipv6.traffic_class |[-1r, 14w] |W15 |W |[27:20] | |ingress::hdr.ipv6.flow_label |[-1r, 14w] |W15 |W |[19:0] | |ingress::hdr.ipv6.payload_len |[-1r, 14w] |H3 |H | | |ingress::hdr.ipv6.next_hdr |[-1r, 14w] |MB3 |MB | | |ingress::hdr.ipv6.hop_limit[0] |[-1r, 14w] |B2 |B |[0] | |ingress::hdr.ipv6.hop_limit[7:1] |[-1r, 14w] |B2 |B |[7:1] | |ingress::hdr.ipv6.src_addr[31:24] |[-1r, 14w] |MB11 |MB | | |ingress::hdr.ipv6.src_addr[15:0] |[-1r, 14w] |MH10 |MH | | |ingress::hdr.ipv6.src_addr[111:96] |[-1r, 14w] |MW3 |MW |[15:0] | |ingress::hdr.ipv6.src_addr[127:112] |[-1r, 14w] |MW3 |MW |[31:16] | |ingress::hdr.ipv6.src_addr[63:32] |[-1r, 14w] |MW6 |MW | | |ingress::hdr.ipv6.src_addr[95:64] |[-1r, 14w] |MW10 |MW | | |ingress::hdr.ipv6.src_addr[23:16] |[-1r, 14w] |B11 |B | | |ingress::hdr.ipv6.dst_addr[111:96] |[-1r, 14w] |MW1 |MW |[15:0] | |ingress::hdr.ipv6.dst_addr[127:112] |[-1r, 14w] |MW1 |MW |[31:16] | |ingress::hdr.ipv6.dst_addr[23:16] |[-1r, 14w] |B10 |B | | |ingress::hdr.ipv6.dst_addr[31:24] |[-1r, 14w] |B24 |B | | |ingress::hdr.ipv6.dst_addr[15:0] |[-1r, 14w] |H24 |H | | |ingress::hdr.ipv6.dst_addr[63:32] |[-1r, 14w] |W12 |W | | |ingress::hdr.ipv6.dst_addr[95:64] |[-1r, 14w] |W24 |W | | |ingress::ig_intr_md_for_tm.ucast_egress_port |[-1r, 14w] |H11 |H |[8:0] | |ingress::ig_intr_md_for_tm.ucast_egress_port.$valid |[-1r, 14w] |W0 |W |[1] | |$tmp9 |[-1r, 14w] |W3 |W |[7:0] | |ingress::l3_router_fwd.is_hit |[6w, 8r] |B9 |B |[0] | |ingress::l3_router_fwd.ecmp_hash |[-1r, 14w] |W2 |W |[7:0] | |ingress::l3_router_fwd.idx[7:0] |[-1r, 14w] |H8 |H |[7:0] | |ingress::l3_router_fwd.idx[15:8] |[-1r, 14w] |H8 |H |[15:8] | |ingress::l3_router_fwd.slots |[5w, 9r] |H27 |H |[7:0] | |ingress::l3_router_fwd.slot[7:0] |[-1r, 14w] |MH1 |MH |[7:0] | |ingress::l3_router_fwd.slot[15:8] |[-1r, 14w] |MH1 |MH |[15:8] | |$tmp10 |[-1r, 14w] |W8 |W |[7:0] | |ingress::ig_intr_md_for_dprsr.drop_ctl |[-1r, 14w] |H4 |H |[3:1] | |ingress::ig_intr_md_for_dprsr.mirror_type |[-1r, 14w] |MB1 |MB |[3:0] | |ingress::ig_intr_md_for_dprsr.drop_ctl.$valid |[-1r, 14w] |W0 |W |[2] | |ingress::hdr.udp.checksum.$deparse_original_csum |[-1r, 14w] |B1 |B |[0] | |ingress::hdr.udp.checksum.$deparse_updated_csum_0 |[-1r, 14w] |B1 |B |[1] | |ingress::hdr.udp.checksum.$deparse_updated_csum_1 |[-1r, 14w] |B1 |B |[2] | |ingress::hdr.udp.checksum.$deparse_updated_csum_2 |[-1r, 14w] |B1 |B |[3] | |ingress::hdr.udp.checksum.$deparse_updated_csum_3 |[-1r, 14w] |B1 |B |[4] | |ingress::hdr.icmp.hdr_checksum.$deparse_original_csum |[-1r, 14w] |B1 |B |[5] | |ingress::hdr.icmp.hdr_checksum.$deparse_updated_csum_0 |[-1r, 14w] |B1 |B |[6] | |ingress::$tmp6 |[-1r, 14w] |B0 |B | | |egress::eg_intr_md_for_dprsr.drop_ctl |[-1r, 14w] |MB4 |MB |[2:0] | |egress::eg_intr_md_for_dprsr.mirror_io_select |[-1r, 14w] |MB5 |MB |[0] | |egress::eg_intr_md_for_dprsr.mirror_io_select.$valid |[-1r, 14w] |B4 |B |[0] | |egress::eg_intr_md.egress_port |[-1r, 14w] |MH3 |MH |[8:0] | |egress::eg_intr_md.egress_port.$valid |[-1r, 14w] |B4 |B |[1] | |egress::meta.bridge_hdr.nat_egress_hit |[-1r, 14w] |W11 |W |[17] | |egress::hdr.ethernet.src_mac[47:32] |[-1r, 14w] |MH20 |MH | | |egress::hdr.ethernet.src_mac[31:0] |[-1r, 14w] |MW15 |MW | | |egress::hdr.ipv6.dst_addr[111:96] |[-1r, 14w] |MW14 |MW |[15:0] | |egress::hdr.ipv6.dst_addr[127:112] |[-1r, 14w] |MW14 |MW |[31:16] | |egress::hdr.ipv6.dst_addr[31:0] |[-1r, 14w] |W16 |W | | |egress::hdr.ipv6.dst_addr[63:32] |[-1r, 14w] |W17 |W | | |egress::hdr.ipv6.dst_addr[95:64] |[-1r, 14w] |W18 |W | | |egress::is_link_local_ipv6_mcast_0 |[-1r, 14w] |MB12 |MB |[0] | |egress::meta.drop_reason |[-1r, 14w] |B12 |B | | |egress::eg_intr_md_for_dprsr.drop_ctl.$valid |[-1r, 14w] |B4 |B |[2] | |ingress::meta.bridge_hdr.$valid |[-1r, 14w] |W0 |W |[3] | |ingress::hdr.ethernet.$valid |[-1r, 14w] |W0 |W |[4] | |ingress::hdr.sidecar.$valid |[-1r, 14w] |W0 |W |[5] | |ingress::hdr.vlan.$valid |[-1r, 14w] |W0 |W |[6] | |ingress::hdr.ipv4.$valid |[-1r, 14w] |W0 |W |[7] | |ingress::hdr.icmp.$valid |[-1r, 14w] |W0 |W |[8] | |ingress::hdr.tcp.$valid |[-1r, 14w] |W0 |W |[9] | |ingress::hdr.udp.$valid |[-1r, 14w] |W0 |W |[10] | |ingress::hdr.geneve.$valid |[-1r, 14w] |W0 |W |[11] | |ingress::hdr.inner_eth.$valid |[-1r, 14w] |W0 |W |[12] | |ingress::hdr.inner_ipv4.$valid |[-1r, 14w] |W0 |W |[13] | |ingress::hdr.inner_tcp.$valid |[-1r, 14w] |W0 |W |[14] | |ingress::hdr.inner_udp.$valid |[-1r, 14w] |W0 |W |[15] | |ingress::hdr.inner_icmp.$valid |[-1r, 14w] |W0 |W |[16] | |ingress::hdr.inner_ipv6.$valid |[-1r, 14w] |W0 |W |[17] | |ingress::hdr.geneve_opts.oxg_ext_tag.$valid |[-1r, 14w] |W0 |W |[18] | |ingress::hdr.geneve_opts.oxg_mcast_tag.$valid |[-1r, 14w] |W0 |W |[19] | |ingress::hdr.geneve_opts.oxg_mcast.$valid |[-1r, 14w] |W0 |W |[20] | |ingress::hdr.geneve_opts.oxg_mss_tag.$valid |[-1r, 14w] |W0 |W |[21] | |ingress::hdr.geneve_opts.oxg_mss.$valid |[-1r, 14w] |W0 |W |[22] | |ingress::hdr.ipv6.$valid |[-1r, 14w] |W0 |W |[23] | |ingress::hdr.arp.$valid |[-1r, 14w] |W0 |W |[24] | |egress::hdr.ethernet.$valid |[-1r, 14w] |B4 |B |[3] | |egress::hdr.vlan.$valid |[-1r, 14w] |B4 |B |[4] | |egress::hdr.ipv4.$valid |[-1r, 14w] |B4 |B |[5] | |egress::hdr.udp.$valid |[-1r, 14w] |B4 |B |[6] | |egress::hdr.geneve.$valid |[-1r, 14w] |B4 |B |[7] | |egress::hdr.inner_eth.$valid |[-1r, 14w] |MH0 |MH |[0] | |egress::hdr.inner_ipv4.$valid |[-1r, 14w] |MH0 |MH |[1] | |egress::hdr.inner_tcp.$valid |[-1r, 14w] |MH0 |MH |[2] | |egress::hdr.inner_udp.$valid |[-1r, 14w] |MH0 |MH |[3] | |egress::hdr.inner_ipv6.$valid |[-1r, 14w] |MH0 |MH |[4] | |egress::hdr.geneve_opts.oxg_ext_tag.$valid |[-1r, 14w] |MH0 |MH |[5] | |egress::hdr.geneve_opts.oxg_mcast_tag.$valid |[-1r, 14w] |MH0 |MH |[6] | |egress::hdr.geneve_opts.oxg_mcast.$valid |[-1r, 14w] |MH0 |MH |[7] | |egress::hdr.geneve_opts.oxg_mss_tag.$valid |[-1r, 14w] |MH0 |MH |[8] | |egress::hdr.geneve_opts.oxg_mss.$valid |[-1r, 14w] |MH0 |MH |[9] | |egress::hdr.ipv6.$valid |[-1r, 14w] |MH0 |MH |[10] | +--------------------------------------------------------+------------+-----------+----------------+-----------------+ PHV Allocation State MAU Groups: +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | Container Set | Containers Used | Bits Used | Bits Used on Ingress | Bits Used on Egress | Bits Allocated | Bits Allocated on Ingress | Bits Allocated on Egress | Available Bits | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | B0-11 | 11 ( 91.7 %) | 88 ( 91.7 %) | 80 ( 83.3 %) | 8 ( 8.33 %) | 131 ( 136 %) | 123 ( 128 %) | 8 ( 8.33 %) | 96 | | MB0-3 | 4 ( 100 %) | 28 ( 87.5 %) | 28 ( 87.5 %) | 0 ( 0 %) | 52 ( 162 %) | 52 ( 162 %) | 0 ( 0 %) | 32 | | DB0-3 | 1 ( 25 %) | 8 ( 25 %) | 8 ( 25 %) | 0 ( 0 %) | 8 ( 25 %) | 8 ( 25 %) | 0 ( 0 %) | 32 | | | | | | | | | | | | Usage for Group 1 | 16 ( 80 %) | 124 ( 77.5 %) | 116 ( 72.5 %) | 8 ( 5 %) | 191 ( 119 %) | 183 ( 114 %) | 8 ( 5 %) | 160 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | B12-23 | 1 ( 8.33 %) | 8 ( 8.33 %) | 0 ( 0 %) | 8 ( 8.33 %) | 8 ( 8.33 %) | 0 ( 0 %) | 8 ( 8.33 %) | 96 | | MB4-7 | 2 ( 50 %) | 4 ( 12.5 %) | 0 ( 0 %) | 4 ( 12.5 %) | 4 ( 12.5 %) | 0 ( 0 %) | 4 ( 12.5 %) | 32 | | DB4-7 | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 32 | | | | | | | | | | | | Usage for Group 2 | 3 ( 15 %) | 12 ( 7.5 %) | 0 ( 0 %) | 12 ( 7.5 %) | 12 ( 7.5 %) | 0 ( 0 %) | 12 ( 7.5 %) | 160 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | B24-35 | 3 ( 25 %) | 24 ( 25 %) | 24 ( 25 %) | 0 ( 0 %) | 24 ( 25 %) | 24 ( 25 %) | 0 ( 0 %) | 96 | | MB8-11 | 4 ( 100 %) | 32 ( 100 %) | 32 ( 100 %) | 0 ( 0 %) | 48 ( 150 %) | 48 ( 150 %) | 0 ( 0 %) | 32 | | DB8-11 | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 32 | | | | | | | | | | | | Usage for Group 3 | 7 ( 35 %) | 56 ( 35 %) | 56 ( 35 %) | 0 ( 0 %) | 72 ( 45 %) | 72 ( 45 %) | 0 ( 0 %) | 160 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | B36-47 | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 96 | | MB12-15 | 1 ( 25 %) | 1 ( 3.12 %) | 0 ( 0 %) | 1 ( 3.12 %) | 1 ( 3.12 %) | 0 ( 0 %) | 1 ( 3.12 %) | 32 | | DB12-15 | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 32 | | | | | | | | | | | | Usage for Group 4 | 1 ( 5 %) | 1 ( 0.625%) | 0 ( 0 %) | 1 ( 0.625%) | 1 ( 0.625%) | 0 ( 0 %) | 1 ( 0.625%) | 160 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | H0-11 | 12 ( 100 %) | 188 ( 97.9 %) | 188 ( 97.9 %) | 0 ( 0 %) | 284 ( 148 %) | 284 ( 148 %) | 0 ( 0 %) | 192 | | MH0-3 | 4 ( 100 %) | 45 ( 70.3 %) | 25 ( 39.1 %) | 20 ( 31.2 %) | 45 ( 70.3 %) | 25 ( 39.1 %) | 20 ( 31.2 %) | 64 | | DH0-3 | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 64 | | | | | | | | | | | | Usage for Group 5 | 16 ( 80 %) | 233 ( 72.8 %) | 213 ( 66.6 %) | 20 ( 6.25 %) | 329 ( 103 %) | 309 ( 96.6 %) | 20 ( 6.25 %) | 320 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | H12-23 | 6 ( 50 %) | 96 ( 50 %) | 96 ( 50 %) | 0 ( 0 %) | 160 ( 83.3 %) | 160 ( 83.3 %) | 0 ( 0 %) | 192 | | MH4-7 | 4 ( 100 %) | 64 ( 100 %) | 64 ( 100 %) | 0 ( 0 %) | 64 ( 100 %) | 64 ( 100 %) | 0 ( 0 %) | 64 | | DH4-7 | 2 ( 50 %) | 32 ( 50 %) | 32 ( 50 %) | 0 ( 0 %) | 32 ( 50 %) | 32 ( 50 %) | 0 ( 0 %) | 64 | | | | | | | | | | | | Usage for Group 6 | 12 ( 60 %) | 192 ( 60 %) | 192 ( 60 %) | 0 ( 0 %) | 256 ( 80 %) | 256 ( 80 %) | 0 ( 0 %) | 320 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | H24-35 | 8 ( 66.7 %) | 128 ( 66.7 %) | 128 ( 66.7 %) | 0 ( 0 %) | 200 ( 104 %) | 200 ( 104 %) | 0 ( 0 %) | 192 | | MH8-11 | 4 ( 100 %) | 64 ( 100 %) | 64 ( 100 %) | 0 ( 0 %) | 176 ( 275 %) | 176 ( 275 %) | 0 ( 0 %) | 64 | | DH8-11 | 2 ( 50 %) | 32 ( 50 %) | 32 ( 50 %) | 0 ( 0 %) | 32 ( 50 %) | 32 ( 50 %) | 0 ( 0 %) | 64 | | | | | | | | | | | | Usage for Group 7 | 14 ( 70 %) | 224 ( 70 %) | 224 ( 70 %) | 0 ( 0 %) | 408 ( 128 %) | 408 ( 128 %) | 0 ( 0 %) | 320 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | H36-47 | 3 ( 25 %) | 48 ( 25 %) | 48 ( 25 %) | 0 ( 0 %) | 80 ( 41.7 %) | 80 ( 41.7 %) | 0 ( 0 %) | 192 | | MH12-15 | 4 ( 100 %) | 64 ( 100 %) | 64 ( 100 %) | 0 ( 0 %) | 176 ( 275 %) | 176 ( 275 %) | 0 ( 0 %) | 64 | | DH12-15 | 1 ( 25 %) | 16 ( 25 %) | 16 ( 25 %) | 0 ( 0 %) | 16 ( 25 %) | 16 ( 25 %) | 0 ( 0 %) | 64 | | | | | | | | | | | | Usage for Group 8 | 8 ( 40 %) | 128 ( 40 %) | 128 ( 40 %) | 0 ( 0 %) | 272 ( 85 %) | 272 ( 85 %) | 0 ( 0 %) | 320 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | H48-59 | 1 ( 8.33 %) | 16 ( 8.33 %) | 16 ( 8.33 %) | 0 ( 0 %) | 16 ( 8.33 %) | 16 ( 8.33 %) | 0 ( 0 %) | 192 | | MH16-19 | 3 ( 75 %) | 48 ( 75 %) | 48 ( 75 %) | 0 ( 0 %) | 48 ( 75 %) | 48 ( 75 %) | 0 ( 0 %) | 64 | | DH16-19 | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 64 | | | | | | | | | | | | Usage for Group 9 | 4 ( 20 %) | 64 ( 20 %) | 64 ( 20 %) | 0 ( 0 %) | 64 ( 20 %) | 64 ( 20 %) | 0 ( 0 %) | 320 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | H60-71 | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 192 | | MH20-23 | 1 ( 25 %) | 16 ( 25 %) | 0 ( 0 %) | 16 ( 25 %) | 16 ( 25 %) | 0 ( 0 %) | 16 ( 25 %) | 64 | | DH20-23 | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 64 | | | | | | | | | | | | Usage for Group 10 | 1 ( 5 %) | 16 ( 5 %) | 0 ( 0 %) | 16 ( 5 %) | 16 ( 5 %) | 0 ( 0 %) | 16 ( 5 %) | 320 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | W0-11 | 12 ( 100 %) | 350 ( 91.1 %) | 349 ( 90.9 %) | 1 ( 0.26 %) | 502 ( 131 %) | 501 ( 130 %) | 1 ( 0.26 %) | 384 | | MW0-3 | 4 ( 100 %) | 128 ( 100 %) | 128 ( 100 %) | 0 ( 0 %) | 256 ( 200 %) | 256 ( 200 %) | 0 ( 0 %) | 128 | | DW0-3 | 2 ( 50 %) | 64 ( 50 %) | 64 ( 50 %) | 0 ( 0 %) | 64 ( 50 %) | 64 ( 50 %) | 0 ( 0 %) | 128 | | | | | | | | | | | | Usage for Group 11 | 18 ( 90 %) | 542 ( 84.7 %) | 541 ( 84.5 %) | 1 ( 0.156%) | 822 ( 128 %) | 821 ( 128 %) | 1 ( 0.156%) | 640 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | W12-23 | 8 ( 66.7 %) | 256 ( 66.7 %) | 160 ( 41.7 %) | 96 ( 25 %) | 256 ( 66.7 %) | 160 ( 41.7 %) | 96 ( 25 %) | 384 | | MW4-7 | 4 ( 100 %) | 128 ( 100 %) | 128 ( 100 %) | 0 ( 0 %) | 160 ( 125 %) | 160 ( 125 %) | 0 ( 0 %) | 128 | | DW4-7 | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 128 | | | | | | | | | | | | Usage for Group 12 | 12 ( 60 %) | 384 ( 60 %) | 288 ( 45 %) | 96 ( 15 %) | 416 ( 65 %) | 320 ( 50 %) | 96 ( 15 %) | 640 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | W24-35 | 4 ( 33.3 %) | 128 ( 33.3 %) | 128 ( 33.3 %) | 0 ( 0 %) | 128 ( 33.3 %) | 128 ( 33.3 %) | 0 ( 0 %) | 384 | | MW8-11 | 4 ( 100 %) | 128 ( 100 %) | 128 ( 100 %) | 0 ( 0 %) | 128 ( 100 %) | 128 ( 100 %) | 0 ( 0 %) | 128 | | DW8-11 | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 128 | | | | | | | | | | | | Usage for Group 13 | 8 ( 40 %) | 256 ( 40 %) | 256 ( 40 %) | 0 ( 0 %) | 256 ( 40 %) | 256 ( 40 %) | 0 ( 0 %) | 640 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | W36-47 | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 384 | | MW12-15 | 4 ( 100 %) | 128 ( 100 %) | 64 ( 50 %) | 64 ( 50 %) | 192 ( 150 %) | 128 ( 100 %) | 64 ( 50 %) | 128 | | DW12-15 | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 0 ( 0 %) | 128 | | | | | | | | | | | | Usage for Group 14 | 4 ( 20 %) | 128 ( 20 %) | 64 ( 10 %) | 64 ( 10 %) | 192 ( 30 %) | 128 ( 20 %) | 64 ( 10 %) | 640 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | Usage for 8b | 27 ( 33.8 %) | 193 ( 30.2 %) | 172 ( 26.9 %) | 21 ( 3.28 %) | 276 ( 43.1 %) | 255 ( 39.8 %) | 21 ( 3.28 %) | 640 | | Usage for 16b | 55 ( 45.8 %) | 857 ( 44.6 %) | 821 ( 42.8 %) | 36 ( 1.88 %) | 1345 ( 70.1 %) | 1309 ( 68.2 %) | 36 ( 1.88 %) | 1920 | | Usage for 32b | 42 ( 52.5 %) | 1310 ( 51.2 %) | 1149 ( 44.9 %) | 161 ( 6.29 %) | 1686 ( 65.9 %) | 1525 ( 59.6 %) | 161 ( 6.29 %) | 2560 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | Usage for dark | 8 ( 14.3 %) | 152 ( 14.8 %) | 152 ( 14.8 %) | 0 ( 0 %) | 152 ( 14.8 %) | 152 ( 14.8 %) | 0 ( 0 %) | 1024 | | Usage for mocha | 47 ( 83.9 %) | 878 ( 85.7 %) | 773 ( 75.5 %) | 105 ( 10.3 %) | 1366 ( 133 %) | 1261 ( 123 %) | 105 ( 10.3 %) | 1024 | | Usage for normal | 69 ( 41.1 %) | 1330 ( 43.3 %) | 1217 ( 39.6 %) | 113 ( 3.68 %) | 1789 ( 58.2 %) | 1676 ( 54.6 %) | 113 ( 3.68 %) | 3072 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+ | Overall PHV Usage | 124 ( 44.3 %) | 2360 ( 46.1 %) | 2142 ( 41.8 %) | 218 ( 4.26 %) | 3307 ( 64.6 %) | 3089 ( 60.3 %) | 218 ( 4.26 %) | 5120 | +--------------------+-----------------+----------------+----------------------+---------------------+----------------+---------------------------+--------------------------+----------------+